Keysight logo
Analyzing Memory Bus to Meet with DDR Specifications
Simulating PCIe Gen5 for Embedded System Design
Part of Simulating for High-Speed Digital Insights series
April 14, 2022 | 10:00 AM PT / 1:00 PM ET
Due to ever increasing data demand, the speed grade for memory is now in the multi-gigabit range. Memory bus design becomes a lot more complicated with tighter design margins due to higher crosstalk between vias and traces along with increased inter-symbol interference. It becomes critical to build up an accurate pre-layout model for the bus, testing it against specifications and optimizing it before spinning another PCB layout.  To complete the flow, the same analyses can be applied to post-layout memory buses as well.  In this webinar, we will discuss the importance of memory channel pre- and post-layout models, how to build them, and how to optimize them to meet design targets. 

Key Learnings:

  • Building Pre-layout memory bus for design space exploration channel models
  • Validating Post-layout channel models to the design standard
  • Using a wizard-driven smart pre-layout workflow for Data and Command/Address buses.

PRESENTERS
Hee-Soo Lee - Keysight Technologies
Hee-Soo Lee
Product Owner for DDR and SerDes Simulation
Keysight Technologies
Shaishav Pandya - Keysight Technologies
Shaishav Pandya
R&D Software Engineer
Keysight Technologies

Learn more about our commitment to privacy:  Keysight Privacy Statement
©   Keysight Technologies